The LTC®2494 is a 16-channel (8-differential), 16-bit, No Latency ΔΣ™ ADC with Easy Drive™ technology. The patented sampling scheme eliminates dynamic input current errors and the shortcomings of on-chip buffering through automatic cancellation of differential input current. This allows large external source impedances, and rail-to-rail input signals to be directly digitized while maintaining exceptional DC accuracy.

The LTC2494 includes programmable gain, a high accuracy temperature sensor and an integrated oscillator. This device can be configured to measure an external signal (from combinations of 16 analog input channels operating in single ended or differential modes) or its internal temperature sensor. The integrated temperature sensor offers 1/2°C resolution and 2°C absolute accuracy. The LTC2494 can be configured to provide a programmable gain from 1 to 256 in 8 steps.

The LTC2494 allows a wide common mode input range (0V to VCC), independent of the reference voltage. Any combination of single-ended or differential inputs can be selected and the first conversion, after a new channel is selected, is valid.

LT, LTC and LTM are registered trademarks of Linear Technology Corporation. No Latency ΔΣ and Easy Drive are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.
LTC2494

**ABSOLUTE MAXIMUM RATINGS**
(Notes 1, 2)

Supply Voltage (VCC) ................................... –0.3V to 6V
Analog Input Voltage
  (CH0 to CH15, COM) ................–0.3V to (VCC + 0.3V)
  REF+, REF– ..........................–0.3V to (VCC + 0.3V)
  ADCINN, ADCINP, MUXOUTP,
  MUXOUTN ..........................–0.3V to (VCC + 0.3V)
Digital Input Voltage ......................–0.3V to (VCC + 0.3V)
Digital Output Voltage ...................–0.3V to (VCC + 0.3V)
Operating Temperature Range
  LTC2494C ................................................ 0°C to 70°C
  LTC2494I ............................................. –40°C to 85°C
Storage Temperature Range ................ –65°C to 150°C

**PACKAGE/ORDER INFORMATION**

![TOP VIEW Diagram]

UHF PACKAGE
38-LEAD (5mm × 7mm) PLASTIC QFN
TJMAX = 125°C, θJA = 34°C/W
EXPOSED PAD (PIN 39) IS GND, MUST BE SOLDERED TO PCB

<table>
<thead>
<tr>
<th>ORDER PART NUMBER</th>
<th>QFN PART MARKING *</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC2494CUHF</td>
<td>2494</td>
</tr>
<tr>
<td>LTC2494IUHF</td>
<td>2494</td>
</tr>
</tbody>
</table>

Order Options
  - Tape and Reel: Add #TR
  - Lead Free: Add #PBF
  - Lead Free Tape and Reel: Add #TRPBF

Consult LTC Marketing for parts specified with wider operating temperature ranges.
* The temperature grade is identified by a label on the shipping container.
### ELECTRICAL CHARACTERISTICS (NORMAL SPEED)

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Notes 3, 4)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resolution (No Missing Codes)</td>
<td>0.1V ≤ VREF ≤ VCC, –FS ≤ VIN ≤ +FS (Note 5)</td>
<td>16</td>
<td>Bits</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Integral Nonlinearity</td>
<td>5V ≤ VCC ≤ 5.5V, VREF = 5V, VIN(CM) = 2.5V (Note 6)</td>
<td>●</td>
<td>2</td>
<td>20</td>
<td>ppm of VREF</td>
</tr>
<tr>
<td></td>
<td>2.7V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V (Note 6)</td>
<td>1</td>
<td>ppm of VREF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset Error</td>
<td>2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 14)</td>
<td>●</td>
<td>0.5</td>
<td>5</td>
<td>µV</td>
</tr>
<tr>
<td>Offset Error Drift</td>
<td>2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC</td>
<td>10</td>
<td>nV/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Positive Full-Scale Error</td>
<td>2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF</td>
<td>●</td>
<td>15</td>
<td>ppm of VREF</td>
<td></td>
</tr>
<tr>
<td>Positive Full-Scale Error Drift</td>
<td>2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF</td>
<td>0.1</td>
<td>ppm of VREF/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Negative Full-Scale Error</td>
<td>2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF</td>
<td>●</td>
<td>15</td>
<td>ppm of VREF</td>
<td></td>
</tr>
<tr>
<td>Negative Full-Scale Error Drift</td>
<td>2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF</td>
<td>0.1</td>
<td>ppm of VREF/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Total Unadjusted Error</td>
<td>5V ≤ VCC ≤ 5.5V, VIN(CM) = 1.25V</td>
<td>●</td>
<td>15</td>
<td>ppm of VREF</td>
<td></td>
</tr>
<tr>
<td></td>
<td>5V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 2.5V</td>
<td>15</td>
<td>ppm of VREF</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>2.7V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V</td>
<td>15</td>
<td>ppm of VREF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Noise</td>
<td>2.7V ≤ VCC ≤ 5.5V, 2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 13)</td>
<td>0.6</td>
<td>µV RMS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Internal PTAT Signal</td>
<td>TA = 27°C (Note 14)</td>
<td>27.8</td>
<td>28.0</td>
<td>28.2</td>
<td>µV</td>
</tr>
<tr>
<td>Internal PTAT Temperature Coefficient</td>
<td></td>
<td>93.5</td>
<td>µV/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Programmable Gain</td>
<td></td>
<td>●</td>
<td>1</td>
<td>256</td>
<td></td>
</tr>
</tbody>
</table>

### ELECTRICAL CHARACTERISTICS (2X SPEED)

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Notes 3, 4)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resolution (No Missing Codes)</td>
<td>0.1V ≤ VREF ≤ VCC, –FS ≤ VIN ≤ +FS (Note 5)</td>
<td>16</td>
<td>Bits</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Integral Nonlinearity</td>
<td>5V ≤ VCC ≤ 5.5V, VREF = 5V, VIN(CM) = 2.5V (Note 6)</td>
<td>●</td>
<td>2</td>
<td>20</td>
<td>ppm of VREF</td>
</tr>
<tr>
<td></td>
<td>2.7V ≤ VCC ≤ 5.5V, VREF = 2.5V, VIN(CM) = 1.25V (Note 6)</td>
<td>1</td>
<td>ppm of VREF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset Error</td>
<td>2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 14)</td>
<td>●</td>
<td>0.2</td>
<td>2</td>
<td>µV</td>
</tr>
<tr>
<td>Offset Error Drift</td>
<td>2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC</td>
<td>100</td>
<td>nV/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Positive Full-Scale Error</td>
<td>2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF</td>
<td>●</td>
<td>15</td>
<td>ppm of VREF</td>
<td></td>
</tr>
<tr>
<td>Positive Full-Scale Error Drift</td>
<td>2.5V ≤ VREF ≤ VCC, IN+ = 0.75VREF, IN– = 0.25VREF</td>
<td>0.1</td>
<td>ppm of VREF/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Negative Full-Scale Error</td>
<td>2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF</td>
<td>●</td>
<td>15</td>
<td>ppm of VREF</td>
<td></td>
</tr>
<tr>
<td>Negative Full-Scale Error Drift</td>
<td>2.5V ≤ VREF ≤ VCC, IN+ = 0.25VREF, IN– = 0.75VREF</td>
<td>0.1</td>
<td>ppm of VREF/°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Noise</td>
<td>5V ≤ VCC ≤ 2.5V, VREF = 5V, VIN(CM) = 2.5V</td>
<td>0.85</td>
<td>µV RMS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Programmable Gain</td>
<td></td>
<td>●</td>
<td>1</td>
<td>128</td>
<td></td>
</tr>
</tbody>
</table>

### CONVERTER CHARACTERISTICS

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Common Mode Rejection DC</td>
<td>2.5V ≤ VREF ≤ VCC, GND ≤ IN+ = IN– ≤ VCC (Note 5)</td>
<td>●</td>
<td>140</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Input Common Mode Rejection 60Hz ±2%</td>
<td>2.5V ≤ VREF ≤ VCC, GND – IN+ = IN– ≤ VCC (Note 5)</td>
<td>●</td>
<td>140</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Input Common Mode Rejection 50Hz ±2%</td>
<td>2.5V ≤ VREF ≤ VCC, GND – IN+ = IN– ≤ VCC (Note 5)</td>
<td>●</td>
<td>140</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Input Normal Mode Rejection 60Hz ±2%</td>
<td>2.5V ≤ VREF ≤ VCC, GND – IN+ = IN– ≤ VCC (Note 5, 7)</td>
<td>●</td>
<td>110</td>
<td>120</td>
<td>dB</td>
</tr>
<tr>
<td>Input Normal Mode Rejection 50Hz ±2%</td>
<td>2.5V ≤ VREF ≤ VCC, GND – IN+ = IN– ≤ VCC (Note 5, 8)</td>
<td>●</td>
<td>110</td>
<td>120</td>
<td>dB</td>
</tr>
<tr>
<td>Input Normal Mode Rejection 50Hz/60Hz ±2%</td>
<td>2.5V ≤ VREF ≤ VCC, GND – IN+ = IN– ≤ VCC (Note 5, 9)</td>
<td>●</td>
<td>87</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Reference Common Mode Rejection DC</td>
<td>2.5V ≤ VREF ≤ VCC, GND – IN+ = IN– ≤ VCC (Note 5)</td>
<td>●</td>
<td>120</td>
<td>140</td>
<td>dB</td>
</tr>
<tr>
<td>Power Supply Rejection DC</td>
<td>VREF = 2.5V, IN+ = IN– = GND</td>
<td>120</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power Supply Rejection, 50Hz ±2%</td>
<td>VREF = 2.5V, IN+ = IN– = GND (Notes 7, 9)</td>
<td>120</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power Supply Rejection, 60Hz ±2%</td>
<td>VREF = 2.5V, IN+ = IN– = GND (Notes 8, 9)</td>
<td>120</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
**ANALOG INPUT AND REFERENCE**

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN*+</td>
<td>Absolute/Common Mode IN+ Voltage (IN+ Corresponds to the Selected Positive Input Channel)</td>
<td>GND – 0.3V VCC + 0.3V</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IN*–</td>
<td>Absolute/Common Mode IN– Voltage (IN– Corresponds to the Selected Negative Input Channel)</td>
<td>GND – 0.3V VCC + 0.3V</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIN</td>
<td>Input Differential Voltage Range (IN*– IN*)</td>
<td>● –FS +FS</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FS</td>
<td>Full Scale of the Differential Input (IN*– IN*)</td>
<td>● 0.5VREF/Gain</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LS8</td>
<td>Least Significant Bit of the Output Code</td>
<td>● FS/216</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REF+</td>
<td>Absolute/Common Mode REF+ Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REF–</td>
<td>Absolute/Common Mode REF– Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VREF</td>
<td>Reference Voltage Range (REF+ – REF–)</td>
<td>● 0.1 VCC</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cₛ(IN+1)</td>
<td>IN+ Sampling Capacitance</td>
<td>11</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cₛ(IN–1)</td>
<td>IN– Sampling Capacitance</td>
<td>11</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cₛ(VREF)</td>
<td>VREF Sampling Capacitance</td>
<td>11</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IDC_LEAK(IN+)</td>
<td>IN+ DC Leakage Current Sleep Mode, IN+ = GND</td>
<td>● –10 1 10</td>
<td>nA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IDC_LEAK(IN–)</td>
<td>IN– DC Leakage Current Sleep Mode, IN– = GND</td>
<td>● –10 1 10</td>
<td>nA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IDC_LEAK(REF+)</td>
<td>REF+ DC Leakage Current Sleep Mode, REF+ = VCC</td>
<td>● –100 1 100</td>
<td>nA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IDC_LEAK(REF–)</td>
<td>REF– DC Leakage Current Sleep Mode, REF– = GND</td>
<td>● –100 1 100</td>
<td>nA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>tOPEN</td>
<td>MUX Break-Before-Make</td>
<td>50</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>QIRR</td>
<td>MUX Off Isolation V₃ = 2VP-P DC to 1.8MHz</td>
<td>120</td>
<td>dB</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**DIGITAL INPUTS AND DIGITAL OUTPUTS**

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIH</td>
<td>High Level Input Voltage (CSI, FDI, SDI) 2.7V ≤ VCC ≤ 5.5V</td>
<td>● VCC – 0.5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIL</td>
<td>Low Level Input Voltage (CSI, FDI, SDI) 2.7V ≤ VCC ≤ 5.5V</td>
<td>● 0.5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VHH</td>
<td>High Level Input Voltage (SCK) 2.7V ≤ VCC ≤ 5.5V (Notes 10, 15)</td>
<td>● VCC – 0.5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VHIL</td>
<td>Low Level Input Voltage (SCK) 2.7V ≤ VCC ≤ 5.5V (Notes 10, 15)</td>
<td>● 0.5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IIN</td>
<td>Digital Input Current (CSI, FDI, SDI) 0V ≤ VIN ≤ VCC</td>
<td>● –10 10</td>
<td>µA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IIN</td>
<td>Digital Input Current (SCK) 0V ≤ VIN ≤ VCC (Notes 10, 15)</td>
<td>● –10 10</td>
<td>µA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CIN</td>
<td>Digital Input Capacitance (CSI, FDI, SDI) (Notes 10, 15)</td>
<td>10</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CIN</td>
<td>Digital Input Capacitance (SCK) (Notes 10, 15)</td>
<td>10</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDH</td>
<td>High Level Output Voltage (SDO)</td>
<td>IO = –800µA</td>
<td>● VCC – 0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDL</td>
<td>Low Level Output Voltage (SDO)</td>
<td>IO = 1.6mA</td>
<td>● 0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDH</td>
<td>High Level Output Voltage (SCK)</td>
<td>IO = –800µA (Notes 10, 17)</td>
<td>● VCC – 0.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDL</td>
<td>Low Level Output Voltage (SCK)</td>
<td>IO = 1.6mA (Notes 10, 17)</td>
<td>● 0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IOZ</td>
<td>Hi-Z Output Leakage (SDO)</td>
<td>● –10 10</td>
<td>µA</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**POWER REQUIREMENTS**

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC</td>
<td>Supply Voltage</td>
<td>Conversion Current (Note 12)</td>
<td>2.7</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>ICC</td>
<td>Supply Current</td>
<td>Conversion Current (Note 12)</td>
<td>160</td>
<td>275</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Temperature Measurement (Note 12)</td>
<td>200</td>
<td>300</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Sleep Mode (Note 12)</td>
<td>1</td>
<td>2</td>
<td>µA</td>
<td></td>
</tr>
</tbody>
</table>
### DIGITAL INPUTS AND DIGITAL OUTPUTS

The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Note 3)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>fEOSC</td>
<td>External Oscillator Frequency Range</td>
<td>(Note 16)</td>
<td></td>
<td></td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>tHEO</td>
<td>External Oscillator High Period</td>
<td></td>
<td></td>
<td>0.125</td>
<td>50</td>
<td>µs</td>
</tr>
<tr>
<td>tLEO</td>
<td>External Oscillator Low Period</td>
<td></td>
<td></td>
<td>0.125</td>
<td>50</td>
<td>µs</td>
</tr>
<tr>
<td>tCONV_1</td>
<td>Conversion Time for 1x Speed Mode</td>
<td>50Hz Mode</td>
<td>157.2</td>
<td>160.3</td>
<td>163.5</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>60Hz Mode</td>
<td>131</td>
<td>133.6</td>
<td>136.3</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Simultaneous 50/60Hz Mode</td>
<td>144.1</td>
<td>146.9</td>
<td>149.9</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>External Oscillator</td>
<td>4036/fEOSC (in kHz)</td>
<td>163.5</td>
<td>136.3</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>133.6</td>
<td>146.9</td>
<td>149.9</td>
<td>ms</td>
</tr>
<tr>
<td>tCONV_2</td>
<td>Conversion Time for 2x Speed Mode</td>
<td>50Hz Mode</td>
<td>78.7</td>
<td>80.3</td>
<td>81.9</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>60Hz Mode</td>
<td>65.6</td>
<td>66.9</td>
<td>68.2</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Simultaneous 50/60Hz Mode</td>
<td>72.2</td>
<td>73.6</td>
<td>75.1</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>External Oscillator</td>
<td>20556/fESCK (in kHz)</td>
<td>81.9</td>
<td>68.2</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>66.9</td>
<td>73.6</td>
<td>75.1</td>
<td>ms</td>
</tr>
<tr>
<td>fISCK</td>
<td>Internal SCK Frequency</td>
<td>Internal Oscillator (Notes 10, 17)</td>
<td>38.4</td>
<td>fEOSC/8</td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>D_SCK</td>
<td>Internal SCK Duty Cycle</td>
<td>(Notes 10, 17)</td>
<td>45</td>
<td>55</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>fESCK</td>
<td>External SCK Frequency Range</td>
<td>(Notes 10, 11, 15)</td>
<td></td>
<td>4000</td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>tLESC</td>
<td>External SCK Low Period</td>
<td>(Notes 10, 11, 15)</td>
<td></td>
<td>125</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>tHESCK</td>
<td>External SCK High Period</td>
<td>(Notes 10, 11, 15)</td>
<td></td>
<td>125</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>tDOUT_ISCK</td>
<td>Internal SCK 24-Bit Data Output</td>
<td>Internal Oscillator (Notes 10, 17)</td>
<td>0.61</td>
<td>0.625</td>
<td>0.64</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>External Oscillator (Notes 10, 11, 15)</td>
<td></td>
<td>192/fESCK (in kHz)</td>
<td>0.64</td>
<td>ms</td>
</tr>
<tr>
<td>tDOUT_ESCK</td>
<td>Internal SCK 24-Bit Data Output</td>
<td>(Notes 10, 11, 15)</td>
<td></td>
<td>24/fESCK (in kHz)</td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>t1</td>
<td>CS↓ to SDO Low</td>
<td></td>
<td>0</td>
<td>200</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t2</td>
<td>CS↑ to SDO High Z</td>
<td></td>
<td>0</td>
<td>200</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t3</td>
<td>CS↓ to SCK↑</td>
<td>Internal SCK Mode</td>
<td>0</td>
<td>200</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t4</td>
<td>CS↓ to SCK↑</td>
<td>External SCK Mode</td>
<td>50</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>tKQMAX</td>
<td>SCK↓ to SDO Valid</td>
<td></td>
<td>0</td>
<td>200</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>tKQMIN</td>
<td>SDO Hold After SCK↓</td>
<td>(Note 5)</td>
<td>15</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t5</td>
<td>SCK Set-Up Before CS↓</td>
<td></td>
<td>50</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t7</td>
<td>SDI Setup Before SCK↑</td>
<td>(Note 5)</td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t8</td>
<td>SDO Hold After SCK↑</td>
<td>(Note 5)</td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All voltage values are with respect to GND.

**Note 3:** VCC = 2.7V to 5.5V unless otherwise specified.

\[ V_{REFCM} = V_{REF2}/2, F_S = 0.5V_{REF}/\text{Gain} \]

\[ V_{IN} = V_{IN^+} - V_{IN^-}, V_{IN/CM} = (V_{IN^+} - V_{IN^-})/2, \]

where V_{IN^+} and V_{IN^-} are the selected input channels.

**Note 4:** Use internal conversion clock or external conversion clock source with fEOSC = 307.2kHz unless other wise specified.

**Note 5:** Guaranteed by design, not subject to test.

**Note 6:** Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

**Note 7:** 50Hz mode (internal oscillator) or fEOSC = 256kHz ±2% (external oscillator).

**Note 8:** 60Hz mode (internal oscillator) or fEOSC = 307.2kHz ±2% (external oscillator).

**Note 9:** Simultaneous 50Hz/60Hz mode (internal oscillator) or fEOSC = 280kHz ±2% (external oscillator).

**Note 10:** The SCK can be configured in external SCK mode or internal SCK mode. In external SCK mode, the SCK pin is used as a digital input and the driving clock is fESCK. In the internal SCK mode, the SCK pin is used as a digital output and the output clock signal during the data output is fISCK.

**Note 11:** The external oscillator is connected to the FO pin. The external oscillator frequency, fEOSC, is expressed in kHz.

**Note 12:** The converter uses its internal oscillator.

**Note 13:** The output noise includes the contribution of the internal calibration operations.

**Note 14:** Guaranteed by design and test correlation.

**Note 15:** The converter is in external SCK mode of operation such that the SCK pin is used as a digital input. The frequency of the clock signal driving SCK during the data output is fESCK and is expressed in Hz.

**Note 16:** Refer to Applications Information section for performance vs data rate graphs.

**Note 17:** The converter is in internal SCK mode of operation such that the SCK pin is used as a digital output.
TYPICAL PERFORMANCE CHARACTERISTICS

Integral Nonlinearity
(V<sub>CC</sub> = 5V, V<sub>REF</sub> = 5V)

Integral Nonlinearity
(V<sub>CC</sub> = 5V, V<sub>REF</sub> = 2.5V)

Integral Nonlinearity
(V<sub>CC</sub> = 2.7V, V<sub>REF</sub> = 2.5V)

Total Unadjusted Error
(V<sub>CC</sub> = 5V, V<sub>REF</sub> = 5V)

Total Unadjusted Error
(V<sub>CC</sub> = 5V, V<sub>REF</sub> = 2.5V)

Total Unadjusted Error
(V<sub>CC</sub> = 2.7V, V<sub>REF</sub> = 2.5V)

Noise Histogram (6.8sps)

Noise Histogram (7.5sps)

Long-Term ADC Readings
TYPICAL PERFORMANCE CHARACTERISTICS

**RMS Noise vs Input Differential Voltage**

- $V_{CC} = 5V$
- $V_{REF} = 5V$
- $V_{IN(CM)} = 2.5V$
- $T_{A} = 25°C$

**RMS Noise vs $V_{IN(CM)}$**

- $V_{CC} = 5V$
- $V_{REF} = 5V$
- $V_{IN(CM)} = GND$
- $T_{A} = 25°C$
- GAIN = 256

**RMS Noise vs Temperature ($T_{A}$)**

- $V_{CC} = 5V$
- $V_{REF} = 5V$
- $V_{IN} = 0V$
- $V_{IN(CM)} = GND$
- GAIN = 256

**Offset Error vs $V_{IN(CM)}$**

- $V_{CC} = 5V$
- $V_{REF} = 5V$
- $V_{IN} = 0V$
- $V_{IN(CM)} = GND$
- $T_{A} = 25°C$
- GAIN = 256

**Offset Error vs $V_{CC}$**

- REF$^+$ = 2.5V
- REF$^-$ = GND
- $V_{IN} = 0V$
- $V_{IN(CM)} = GND$
- $T_{A} = 25°C$

**Offset Error vs $V_{REF}$**

- $V_{CC} = 5V$
- REF$^+$ = GND
- $V_{IN} = 0V$
- $V_{IN(CM)} = GND$
- $T_{A} = 25°C$
**TYPICAL PERFORMANCE CHARACTERISTICS**

**Integral Nonlinearity (2x Speed Mode; \( V_{CC} = 5\, V \), \( V_{REF} = 2.5\, V \))**

\[
\text{VIN (ppm OF VREF)}
\]

- \( V_{CC} = 5\, V \)
- \( V_{REF} = 2.5\, V \)
- \( \text{VIN (CM)} = \text{GND} \)
- \( T_A = 25\, ^\circ C \)

![Graph showing Integral Nonlinearity](2494-G28)

**Integral Nonlinearity (2x Speed Mode; \( V_{CC} = 2.7\, V \), \( V_{REF} = 2.5\, V \))**

\[
\text{VIN (ppm OF VREF)}
\]

- \( V_{CC} = 2.7\, V \)
- \( V_{REF} = 2.5\, V \)
- \( \text{VIN (CM)} = \text{GND} \)
- \( T_A = 25\, ^\circ C \)

![Graph showing Integral Nonlinearity](2494-G29)

**Noise Histogram (2x Speed Mode)**

- 10,000 CONSECUTIVE READINGS
- \( V_{CC} = 5\, V \)
- \( V_{REF} = 2.5\, V \)
- \( \text{Vin} = 0\, V \)
- \( T_A = 25\, ^\circ C \)
- RMS = 0.85\, \mu V
- AVERAGE = 0.164\, mV

![Noise Histogram](2494-G30)

**RMS Noise vs \( V_{REF} \) (2x Speed Mode)**

- \( V_{CC} = 5\, V \)
- \( V_{REF} = 5\, V \)
- \( \text{Vin} = 0\, V \)
- \( T_A = 25\, ^\circ C \)

![Graph showing RMS Noise vs VREF](2494-G31)

**Offset Error vs \( \text{VIN(CM)} \) (2x Speed Mode)**

- \( V_{CC} = 5\, V \)
- \( V_{REF} = 5\, V \)
- \( \text{Vin} = 0\, V \)
- \( \text{GAIN} = 128 \)
- \( T_A = 25\, ^\circ C \)

![Graph showing Offset Error vs VIN(CM)](2494-G32)

**Offset Error vs Temperature (2x Speed Mode)**

- \( V_{CC} = 5\, V \)
- \( V_{REF} = 5\, V \)
- \( \text{Vin} = 0\, V \)
- \( \text{GAIN} = 128 \)
- \( T_A = 25\, ^\circ C \)

![Graph showing Offset Error vs Temperature](2494-G33)

**PSRR vs Frequency at \( V_{CC} \) (2x Speed Mode)**

- \( V_{CC} = 4.1\, V \, \text{DC} \)
- \( \text{REF} = 2.5\, V \)
- \( \text{REF} = \text{GND} \)
- \( \text{IN+} = \text{GND} \)
- \( \text{IN-} = \text{GND} \)
- \( \text{F0} = \text{GND} \)
- \( T_A = 25\, ^\circ C \)

![Graph showing PSRR vs Frequency](2494-G34)
**PIN FUNCTIONS**

**GND (Pins 1, 3, 4, 5, 6, 31, 32, 33):** Ground. Multiple ground pins internally connected for optimum ground current flow and \( V_{CC} \) decoupling. Connect each one of these pins to a common ground plane through a low impedance connection. All eight pins must be connected to ground for proper operation.

**NC (Pin 2):** No Connection, this pin can be left floating or tied to GND.

**COM (Pin 7):** The common negative input (IN–) for all single-ended multiplexer configurations. The voltage on CH0 to CH15 and COM pins can have any value between GND \(- 0.3\text{V} \) to \( V_{CC} + 0.3\text{V} \). Within these limits, the two selected inputs \( (\text{IN}^+ \text{ and IN}–) \) provide a bipolar input range \( V_{IN} = (\text{IN}^+ – \text{IN}–) \) from \(-0.5 \times V_{REF/Gain} \) to \( 0.5 \times V_{REF/Gain} \). Outside this input range, the converter produces unique over-range and under-range output codes.

**CH0 to CH15 (Pins 8 to 23):** Analog Inputs. May be programmed for single-ended or differential mode.

**MUXOUTP (Pin 24):** Positive Multiplexer Output. Used to drive an external buffer/amplifier or can be shorted directly to ADCINP.

**ADCINP (Pin 25):** Positive ADC Input. Tie to the output of a buffer/amplifier driven by MUXOUTP or tie directly to MUXOUTP.

**ADCINN (Pin 26):** Negative ADC Input. Tie to the output of a buffer/amplifier driven by MUXOUTN or tie directly to MUXOUTN.

**MUXOUTN (Pin 27):** Negative Multiplexer Output. Used to drive an external buffer/amplifier or can be shorted directly to ADCINN.

**VCC (Pin 28):** Positive Supply Voltage. Bypass to GND with a 10μF tantalum capacitor in parallel with a 0.1μF ceramic capacitor as close to the part as possible.

**REF+ (Pin 29), REF– (Pin 30):** Differential Reference Input. The voltage on these pins can have any value between GND and \( V_{CC} \) as long as the reference positive input, \( \text{REF}^+ \), remains more positive than the negative reference input, \( \text{REF}– \), by at least 0.1V. The differential voltage \( V_{REF} = (\text{REF}^+ – \text{REF}–) \) sets the full-scale range \((-0.5 \times V_{REF/Gain} \) to \( 0.5 \times V_{REF/Gain} \)) for all input channels.

**SDI (Pin 34):** Serial Data Input. This pin is used to select the gain, line frequency rejection mode, 1x or 2x speed mode, temperature sensor, as well as the input channel. The serial data input is applied under control of the serial clock (SCK) during the data output/input operation. The first conversion following a new input or mode change is valid.
PIN FUNCTIONS

**F₀ (Pin 35):** Frequency Control Pin. Digital input that controls the internal conversion clock rate. When F₀ is connected to GND, the converter uses its internal oscillator running at 307.2kHz. The conversion clock may also be overridden by driving the F₀ pin with an external clock in order to change the output rate and the digital filter rejection null.

**CS (Pin 36):** Active LOW Chip Select. A LOW on this pin enables the digital input/output and wakes up the ADC. Following each conversion, the ADC automatically enters the Sleep mode and remains in this low power state as long as CS is HIGH. A LOW-to-HIGH transition on CS during the Data Output aborts the data transfer and starts a new conversion.

**SDO (Pin 37):** Three-State Digital Output. During the data output period, this pin is used as the serial data output. When the chip select pin is HIGH, the SDO pin is in a high impedance state. During the conversion and sleep periods, this pin is used as the conversion status output. When the conversion is in progress this pin is HIGH; once the conversion is complete SDO goes low. The conversion status is monitored by pulling CS LOW.

**SCK (Pin 38):** Bidirectional, Digital I/O, Clock Pin. In Internal Serial Clock Operation mode, SCK is generated internally and is seen as an output on the SCK pin. In External Serial Clock Operation mode, the digital I/O clock is externally applied to the SCK pin. The Serial Clock operation mode is determined by the logic level applied to the SCK pin at power up and during the most recent falling edge of CS.

**Exposed Pad (Pin 39):** Ground. This pin is ground and must be soldered to the PCB ground plane. For prototyping purposes, this pin may remain floating.

---

FUNCTIONAL BLOCK DIAGRAM

![Functional Block Diagram](image)

Figure 1. Functional Block Diagram
LTC2494

TEST CIRCUITS

TIMING DIAGRAMS

Timing Diagram Using Internal SCK (SCK HIGH with CS↓)

Timing Diagram Using External SCK (SCK LOW with CS↓)
APPLICATIONS INFORMATION

CONVERTER OPERATION

Converter Operation Cycle

The LTC2494 is a multi-channel, low power, delta-sigma, analog-to-digital converter with an easy-to-use, 4-wire interface and automatic differential input current cancellation. Its operation is made up of four states (See Figure 2). The converter’s operating cycle begins with the conversion, followed by the sleep state, and ends with the data input/output cycle. The 4-wire interface consists of serial data output (SDO), serial clock (SCK), chip select (CS) and serial data input (SDI). The interface, timing, operation cycle, and data output format is compatible with Linear’s entire family of ΔΣ converters.

Initially, at power up, the LTC2494 performs a conversion. Once the conversion is complete, the device enters the sleep state. While in this sleep state, if CS in HIGH, power consumption is reduced by two orders of magnitude. The part remains in the sleep state as long as CS is HIGH. The conversion result is held indefinitely in a static shift register while the part is in the sleep state.

Once CS is pulled LOW, the device powers up, exits the sleep state, and enters the data input/output state. If CS is brought HIGH before the first rising edge of SCK, the device returns to the sleep state and the power is reduced. If CS is brought HIGH after the first rising edge of SCK, the data output cycle is aborted and a new conversion cycle begins. The data output corresponds to the conversion just completed. This result is shifted out on the serial data output pin (SDO) under the control of the serial clock pin (SCK). Data is updated on the falling edge of SCK allowing the user to reliably latch data on the rising edge of SCK (See Figure 3). The configuration data for the next conversion is also loaded into the device at this time. Data is loaded from the serial data input pin (SDI) on each rising edge of SCK. The data input/output cycle is concluded once 24 bits are read out of the ADC or when CS is brought HIGH. The device automatically initiates a new conversion and the cycle repeats.

Through timing control of the CS and SCK pins, the LTC2494 offers several flexible modes of operation (internal or external SCK and free-running conversion modes). These various modes do not require programming and do not disturb the cyclic operation described above. These modes of operation are described in detail in the Serial Interface Timing Modes section.

Ease of Use

The LTC2494 data output has no latency, filter settling delay, or redundant data associated with the conversion cycle. There is a one-to-one correspondence between the conversion and the output data. Therefore, multiplexing multiple analog inputs is straightforward. Each conversion, immediately following a newly selected input or mode, is valid and accurate to the full specifications of the device.

The LTC2494 automatically performs offset and full scale calibration every conversion cycle independent of the input channel selected. This calibration is transparent to the user and has no effect with the operation cycle described above. The advantage of continuous calibration is extreme stability of offset and full-scale readings with respect to time, supply voltage variation, input channel, and temperature drift.

Easy Drive Input Current Cancellation

The LTC2494 combines a high precision, delta-sigma ADC with an automatic, differential, input current cancellation front end. A proprietary front end passive sampling network


**APPLICATIONS INFORMATION**

transparency removes the differential input current. This enables external RC networks and high impedance sensors to directly interface to the LTC2494 without external amplifiers. The remaining common mode input current is eliminated by either balancing the differential input impedances or setting the common mode input equal to the common mode reference (see Automatic Differential Input Current Cancellation section). This unique architecture does not require on-chip buffers, thereby enabling signals to swing beyond ground or up to $V_{CC}$. Moreover, the cancellation does not interfere with the transparent offset and full-scale auto-calibration and the absolute accuracy (full scale + offset + linearity + drift) is maintained even with external RC networks.

**Power-Up Sequence**

The LTC2494 automatically enters an internal reset state when the power supply voltage, $V_{CC}$, drops below approximately 2V. This feature guarantees the integrity of the conversion result, input channel selection, and serial clock mode. When $V_{CC}$ rises above this threshold, the converter creates an internal power-on-reset (POR) signal with a duration of approximately 4ms. The POR signal clears all internal registers. The conversion immediately following a POR cycle is performed on the input channels $IN^+ = CH0$ and $IN^- = CH1$ with simultaneous 50Hz/60Hz rejection 1x output rate, and gain = 1. The first conversion following a POR cycle is accurate within the specification of the device if the power supply voltage is restored to (2.7V to 5.5V) before the end of the POR interval. A new input channel, rejection mode, speed mode, temperature selection, or gain can be programmed into the device during this first data input/output cycle.

**Reference Voltage Range**

This converter accepts a truly differential external reference voltage. The absolute/common mode voltage range for the $REF^+$ and $REF^-$ pins covers the entire operating range of the device (GND to $V_{CC}$). For correct converter operation, $V_{REF}$ must be positive ($REF^+ > REF^-$).

The LTC2494 differential reference input range is 0.1V to $V_{CC}$. For the simplest operation, $REF^+$ can be shorted to $V_{CC}$ and $REF^-$ can be shorted to GND. The converter output noise is determined by the thermal noise of the front end circuits, and as such, its value in nano volts is nearly constant with reference voltage. A decrease in reference voltage will not significantly improve the converter’s effective resolution. On the other hand, a decreased reference will improve the converter’s overall INL performance.

**Input Voltage Range**

The analog input is truly differential with an absolute, common mode range for CH0 to CH15 and COM input pins extending from GND – 0.3V to $V_{CC} + 0.3V$. Outside these limits, the ESD projection devices begin to turn on and the errors due to input leakage current increase rapidly. Within these limits, the LTC2494 converts the bipolar differential input signal $V_{IN} = IN^+ + IN^-$ (where $IN^+$ and $IN^-$ are the selected input channels), from $-FS = -0.5 \times V_{REF}/Gain$ to $+FS = 0.5 \times V_{REF}/Gain$ where $V_{REF} = REF^+ - REF^-$. Outside this range, the converter indicates the overrange or the underrange condition using distinct output codes.

Signals applied to the input (CH0 to CH15, COM) may extend 300mV below ground and above $V_{CC}$. In order to limit any fault current, resistors of up to 5k may be added in series with the input. The effect of series resistance on the converter accuracy can be evaluated from the curves presented in the Input Current/Reference Current sections. In addition, series resistors will introduce a temperature dependent error due to input leakage current. A 1nA input leakage current will develop a 1ppm offset error on a 5k resistor if $V_{REF} = 5V$. This error has a very strong temperature dependency.

**MUXOUT/ADCIN**

The output of the multiplexer (MUXOUT) and the input to the ADC (ADCIN) can be used to perform input signal conditioning on any of the selected input channels or simply shorted together for direct digitization. If an external amplifier is used, the LTC2494 automatically calibrates both the offset and drift of this circuit and the Easy Drive sampling scheme enables a wide variety of amplifiers to be used.
APPLICATIONS INFORMATION

In order to achieve optimum performance, if an external amplifier is not used, short these pins directly together (ADCINP to MUXOUTP and ADCINN to MUXOUTN) and minimize their capacitance to ground.

SERIAL INTERFACE PINS

The LTC2494 transmits the conversion result, reads the input configuration, and receives a start of conversion command through a synchronous 3- or 4-wire interface. During the conversion and sleep states, this interface can be used to access the converter status. During the data output state, it is used to read the conversion result, program the input channel, rejection frequency, speed multiplier, select the temperature sensor and set the gain.

Serial Clock Input/Output (SCK)

The serial clock pin (SCK) is used to synchronize the data input/output transfer. Each bit is shifted out of the SDO pin on the falling edge of SCK and data is shifted into the SDI pin on the rising edge of SCK.

The serial clock pin (SCK) can be configured as either a master (SCK is an output generated internally) or a slave (SCK is an input and applied externally). Master mode (Internal SCK) is selected by simply floating the SCK pin. Slave mode (External SCK) is selected by driving SCK low during power up and each falling edge of CS. Specific details of these SCK modes are described in the Serial Interface Timing Modes section.

Serial Data Output (SDO)

The serial data output pin (SDO) provides the result of the last conversion as a serial bit stream (MSB first) during the data output state. In addition, the SDO pin is used as an end of conversion indicator during the conversion and sleep states.

When CS is HIGH, the SDO driver is switched to a high impedance state in order to share the data output line with other devices. If CS is brought LOW during the conversion phase, the EOC bit (SDO pin) will be driven HIGH. Once the conversion is complete, if CS is brought LOW, EOC will be driven LOW indicating the conversion is complete and the result is ready to be shifted out of the device.

Chip Select (CS)

The active low CS pin is used to test the conversion status, enable I/O data transfer, initiate a new conversion, control the duration of the sleep state, and set the SCK mode.

At the conclusion of a conversion cycle, while CS is HIGH, the device remains in a low power sleep state where the supply current is reduced several orders of magnitude. In order to exit the sleep state and enter the data output state, CS must be pulled low. Data is now shifted out the SDO pin under control of the SCK pin as described previously.

A new conversion cycle is initiated either at the conclusion of the data output cycle (all 24 data bits read) or by pulling CS HIGH any time between the first and 24th rising edges of the serial clock (SCK). In this case, the data output is aborted and a new conversion begins.

Serial Data Input (SDI)

The serial data input (SDI) is used to select the input channel, rejection frequency, speed multiplier, gain, and to access the integrated temperature sensor. Data is shifted into the device during the data output/input state on the rising edge of SCK while CS is low.

OUTPUT DATA FORMAT

The LTC2494 serial output stream is 24 bits long. The first bit indicates the conversion status, the second bit is always zero, and the third bit conveys sign information. The next 17 bits are the conversion result, MSB first. The remaining 4 bits are always LOW.

Bit 23 (first output bit) is the end of conversion (EOC) indicator. This bit is available on the SDO pin during the conversion and sleep states whenever CS is LOW. This bit is HIGH during the conversion cycle, goes LOW once the conversion is complete, and is HIGH-Z when CS is HIGH.
APPLICATIONS INFORMATION

Bit 22 (second output bit) is a dummy bit (DMY) and is always LOW.

Bit 21 (third output bit) is the conversion result sign indicator (SIG). If the selected input \( V_{IN} = IN^+ - IN^- \) is greater than or equal to 0V, this bit is HIGH. If \( V_{IN} < 0 \), this bit is LOW.

Bit 20 (fourth output bit) is the most significant bit (MSB) of the result. This bit in conjunction with Bit 21 also provides underrange and overrange indication. If both Bit 21 and Bit 20 are HIGH, the differential input voltage is above +FS. If both Bit 21 and Bit 20 are LOW, the differential input voltage is below –FS. The function of these bits is summarized in Table 1.

<table>
<thead>
<tr>
<th>Input Range</th>
<th>Bit 23 EOC</th>
<th>Bit 22 DMY</th>
<th>Bit 21 SIG</th>
<th>Bit 20 MSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{IN} \geq 0.5 \cdot V_{REF/Gain} )</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>( 0 \leq V_{IN} &lt; 0.5 \cdot V_{REF/Gain} )</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>( -0.5 \cdot V_{REF/Gain} \leq V_{IN} &lt; 0 )</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>( V_{IN} &lt; -0.5 \cdot V_{REF/Gain} )</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Bits 20 to 4 are the 16-bit plus sign conversion result MSB first.

Bit 4 is the least significant bit (LSB\(_{16}\)).

Bits 3 to 0 are always LOW.

Data is shifted out of the SDO pin under control of the serial clock (SCK) (see Figure 3). Whenever CS is HIGH, SDO remains high impedance and SCK is ignored.

In order to shift the conversion result out of the device, CS must first be driven LOW. EOC is seen at the SDO pin of the device once CS is pulled LOW. EOC changes in real time from HIGH to LOW at the completion of a conversion. This signal may be used as an interrupt for an external microcontroller. Bit 23 (EOC) can be captured on the first rising edge of SCK. Bit 22 is shifted out of the device on the first falling edge of SCK. The final data bit (Bit 0) is shifted out on the on the falling edge of the 23rd SCK and may be latched on the rising edge of the 24th SCK pulse. On the falling edge of the 24th SCK pulse, SDO goes HIGH indicating the initiation of a new conversion cycle. This bit serves as EOC (Bit 23) for the next conversion cycle. Table 2 summarizes the output data format.

As long as the voltage on the \( IN^+ \) and \( IN^- \) pins remains between \(-0.3V \) and \( V_{CC} + 0.3V \) (absolute maximum operating range) a conversion result is generated for any differential input voltage \( V_{IN} \) from \(-FS = -0.5 \cdot V_{REF/Gain} \) to \(+FS = 0.5 \cdot V_{REF/Gain} \). For differential input voltages greater than +FS, the conversion result is clamped to the value corresponding to +FS + 1 LSB. For differential input voltages below –FS, the conversion result is clamped to the value –FS – 1 LSB.
APPLICATIONS INFORMATION

INPUT DATA FORMAT

The LTC2494 serial input word is 16 bits long and contains two distinct sets of data. The first set (SGL, ODD, A2, A1, A0) is used to select the input channel. The second set of data (IM, FA, FB, SPD, GS2, GS1, GS0) is used to select the frequency rejection, speed mode (1x, 2x), temperature measurement, and gain.

After power up, the device initiates an internal reset cycle which sets the input channel to CH0 – CH1 (IN+ = CH0, IN– = CH1), the frequency rejection to simultaneous 50Hz/60Hz, 1x output rate (auto-calibration enabled), and gain = 1. The first conversion automatically begins at power up using this default configuration. Once the conversion is complete, a new word may be written into the device.

The first three bits shifted into the device consist of two preamble bits and an enable bit. These bits are used to enable the device configuration and input channel selection. Valid settings for these three bits are 000, 100 and 101. Other combinations should be avoided. If the first three bits are 000 or 100, the following data is ignored (don’t care) and the previously selected input channel and configuration remain valid for the next conversion.

If the first three bits shifted into the device are 101, then the next five bits select the input channel for the next conversion cycle (see Table 3).

The first input bit following the 101 sequence (SGL) determines if the input selection is differential (SGL = 0) or single-ended (SGL = 1). For SGL = 0, two adjacent channels can be selected to form a differential input. For SGL = 1, one of 16 channels is selected as the positive input. The negative input is COM for all single ended operations. The remaining 4 bits (ODD, A2, A1, A0) determine which channel(s) is/are selected and the polarity (for a differential input).

The next serial input bit immediately following the input channel selection is the enable bit for the conversion configuration (EN2). If this bit is set to 0, then the next conversion is performed using the previously selected converter configuration. This is useful in systems using the same rejection/speed for all input channels and for backward compatibility with the LTC2418/LTC2414 families of delta sigma ADCs.

The second set of configuration data can be loaded into the device by setting EN2 = 1 (see Table 4). The first bit (IM) is used to select the internal temperature sensor. If IM = 1, the following conversion will be performed on the internal temperature sensor rather than the selected input channel. The next 2 bits (FA and FB) are used to set the rejection frequency. The next bit (SPD) is used to select either the 1x output rate if SPD = 0 (auto-calibration is enabled and the offset is continuously calibrated and removed from the final conversion result) or the 2x output rate if SPD = 1 (offset calibration disabled, multiplexing output rates up to 15Hz with no latency). When IM = 1 (temperature measurement), SPD, GS2, GS1, GS0 will be ignored and the device will operate in 1x mode. The final 3 bits (GS2, GS1, GS0) can be used to select the frequency rejection, speed mode (1x, 2x), and temperature measurement.

Table 2. LTC2494 Output Data Format

<table>
<thead>
<tr>
<th>Differential Input Voltage</th>
<th>BIT 23 EOC</th>
<th>BIT 22 DMY</th>
<th>BIT 21 SIG</th>
<th>BIT 20 MSB</th>
<th>BIT 19</th>
<th>BIT 18</th>
<th>BIT 17</th>
<th>...</th>
<th>BIT 4</th>
<th>BITS 3 TO 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN* ≥ FS**</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>...</td>
<td>0</td>
<td>0000</td>
</tr>
<tr>
<td>FS** – 1LSB</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>...</td>
<td>1</td>
<td>0000</td>
</tr>
<tr>
<td>0.5 • FS**</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>...</td>
<td>0</td>
<td>0000</td>
</tr>
<tr>
<td>0.5 • FS** – 1LSB</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>...</td>
<td>1</td>
<td>0000</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>...</td>
<td>1</td>
<td>0000</td>
</tr>
<tr>
<td>–1LSB</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>...</td>
<td>1</td>
<td>0000</td>
</tr>
<tr>
<td>–0.5 • FS**</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>...</td>
<td>0</td>
<td>0000</td>
</tr>
<tr>
<td>–0.5 • FS** – 1LSB</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>...</td>
<td>1</td>
<td>0000</td>
</tr>
<tr>
<td>–FS**</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>...</td>
<td>0</td>
<td>0000</td>
</tr>
<tr>
<td>VIN* &lt; –FS**</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>...</td>
<td>1</td>
<td>0000</td>
</tr>
</tbody>
</table>

*The differential input voltage VIN = IN* – IN*. **The full-scale voltage FS = 0.5 • VREF/Gain.
### Table 3 Channel Selection

<table>
<thead>
<tr>
<th>MUX ADDRESS</th>
<th>CHANNEL SELECTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>SGL ODD/SIGN A2 A1 A0</td>
<td>0</td>
</tr>
<tr>
<td>* 0 0 0 0 0</td>
<td>IN+</td>
</tr>
<tr>
<td>0 0 0 0 1</td>
<td>IN+</td>
</tr>
<tr>
<td>0 0 0 1 0</td>
<td>IN+</td>
</tr>
<tr>
<td>0 0 1 1 1</td>
<td>IN+</td>
</tr>
<tr>
<td>0 0 1 0 0</td>
<td>IN+</td>
</tr>
<tr>
<td>0 0 1 0 1</td>
<td>IN+</td>
</tr>
<tr>
<td>0 0 1 1 0</td>
<td>IN+</td>
</tr>
<tr>
<td>0 0 1 1 1</td>
<td>IN+</td>
</tr>
<tr>
<td>0 1 0 0 0</td>
<td>IN–</td>
</tr>
<tr>
<td>0 1 0 0 1</td>
<td>IN–</td>
</tr>
<tr>
<td>0 1 0 1 1</td>
<td>IN–</td>
</tr>
<tr>
<td>0 1 1 0 0</td>
<td>IN–</td>
</tr>
<tr>
<td>0 1 1 0 1</td>
<td>IN–</td>
</tr>
<tr>
<td>0 1 1 1 0</td>
<td>IN–</td>
</tr>
<tr>
<td>0 1 1 1 1</td>
<td>IN–</td>
</tr>
<tr>
<td>1 0 0 0 0</td>
<td>IN+</td>
</tr>
<tr>
<td>1 0 0 0 1</td>
<td>IN+</td>
</tr>
<tr>
<td>1 0 0 1 0</td>
<td>IN+</td>
</tr>
<tr>
<td>1 0 0 1 1</td>
<td>IN+</td>
</tr>
<tr>
<td>1 0 1 0 0</td>
<td>IN+</td>
</tr>
<tr>
<td>1 0 1 0 1</td>
<td>IN+</td>
</tr>
<tr>
<td>1 0 1 1 0</td>
<td>IN+</td>
</tr>
<tr>
<td>1 0 1 1 1</td>
<td>IN+</td>
</tr>
<tr>
<td>1 1 0 1 1</td>
<td>IN+</td>
</tr>
<tr>
<td>1 1 0 0 0</td>
<td>IN+</td>
</tr>
<tr>
<td>1 1 0 0 1</td>
<td>IN+</td>
</tr>
<tr>
<td>1 1 1 0 0</td>
<td>IN+</td>
</tr>
<tr>
<td>1 1 1 0 1</td>
<td>IN+</td>
</tr>
<tr>
<td>1 1 1 1 0</td>
<td>IN+</td>
</tr>
<tr>
<td>1 1 1 1 1</td>
<td>IN+</td>
</tr>
</tbody>
</table>

*Default at power up*
GS1, GS0) are used to select the gain. The configuration remains valid until a new input word with EN = 1 (the first 3 bits are 101) and EN2 = 1 is shifted into the device.

**Rejection Mode (FA, FB)**

The LTC2494 includes a high accuracy on-chip oscillator with no required external components. Coupled with an integrated 4th order digital low pass filter, the LTC2494 rejects line frequency noise. In the default mode, the LTC2494 simultaneously rejects 50Hz and 60Hz by at least 87dB. If more rejection is required, the LTC2494 can be configured to reject 50Hz or 60Hz to better than 110dB.

**Speed Mode (SPD)**

Every conversion cycle, two conversions are combined to remove the offset (default mode). This result is free from offset and drift. In applications where the offset is not critical, the auto-calibration feature can be disabled with the benefit of twice the output rate. While operating in the 2x mode (SPD = 1), the linearity and full-scale errors are unchanged from the 1x mode performance. In both the 1x and 2x mode there is no latency. This enables input steps or multiplexer changes to settle in a single conversion cycle easing system overhead and increasing the effective conversion rate. During temperature measurements, the 1x mode is always used independent of the value of SPD.

**GAIN (GS2, GS1, GS0)**

The input referred gain of the LTC2494 is adjustable from 1 to 256 (see Tables 5a and 5b). With a gain of 1, the differential input range is ±REF/2 and the common mode input range is rail-to-rail. As the gain is increased, the differential input range is reduced to ±0.5 • VREF/Gain but the common mode input range remains rail-to-rail. As the differential gain is increased, low level voltages are digitized with greater resolution. At a gain of 256, the LTC2494 digitizes an input signal range of ±9.76mV with over 16,000 counts.
Temperature Sensor

The LTC2494 includes an integrated temperature sensor. The temperature sensor is selected by setting IM = 1. During temperature readings, MUXOUTN/MUXOUTP remains connected to the selected input channel. The ADC internally connects to the temperature sensor and performs a conversion.

The digital output is proportional to the absolute temperature of the device. This feature allows the converter to perform cold junction compensation for external thermocouples or continuously remove the temperature effects of external sensors.

The internal temperature sensor output is 28mV at 27°C (300°K), with a slope of 93.5µV/°C independent of VREF. Slope calibration is not required if the reference voltage (VREF) is known. A 5V reference has a slope of 2.45 LSBs/°C. The temperature is calculated from the output code (where DATAOUT16 is the decimal representation of the 16-bit result) for a 5V reference using the following formula:

\[ T_K = \text{DATAOUT}_{16}/2.45 \] in Kelvin

If the value of VREF is not known, the slope is determined by measuring the temperature sensor at a known temperature \( T_N \) (in °K) and using the following formula:

\[ \text{Slope} = \frac{\text{DATAOUT}_{16}}{T_N} \]

This value of slope can be used to calculate further temperature readings using:

\[ T_K = \frac{\text{DATAOUT}_{16}}{\text{Slope}} \]

All Kelvin temperature readings can be converted to \( T_C \) (°C) using the fundamental equation:

\[ T_C = T_K - 273 \]

SERIAL INTERFACE TIMING MODES

The LTC2494’s 4-wire interface is SPI and MICROWIRE compatible. This interface offers several flexible modes of operation. These include internal/external serial clock, 3- or 4-wire I/O, single cycle or continuous conversion. The following sections describe each of these timing modes in detail. In all cases, the converter can use the internal oscillator (F0 = LOW) or an external oscillator connected to the F0 pin. For each mode, the operating cycle, data input format, data output format, and performance remain the same. Refer to Table 6 for a summary.
APPLICATIONS INFORMATION

Figure 4. Internal PTAT Digital Output vs Temperature

Figure 5. Absolute Temperature Error

Table 6. LTC2494 Interface Timing Modes

<table>
<thead>
<tr>
<th>CONFIGURATION</th>
<th>SCK SOURCE</th>
<th>CONVERSION CYCLE CONTROL</th>
<th>DATA OUTPUT CONTROL</th>
<th>CONNECTION AND WAVEFORMS</th>
</tr>
</thead>
<tbody>
<tr>
<td>External SCK, Single Cycle Conversion</td>
<td>External</td>
<td>CS and SCK</td>
<td>CS and SCK</td>
<td>Figures 6, 7</td>
</tr>
<tr>
<td>External SCK, 3-Wire I/O</td>
<td>External</td>
<td>SCK</td>
<td>SCK</td>
<td>Figure 8</td>
</tr>
<tr>
<td>Internal SCK, Single Cycle Conversion</td>
<td>Internal</td>
<td>CS↓</td>
<td>CS↓</td>
<td>Figures 9, 10</td>
</tr>
<tr>
<td>Internal SCK, 3-Wire I/O, Continuous Conversion</td>
<td>Internal</td>
<td>Continuous</td>
<td>Internal</td>
<td>Figure 11</td>
</tr>
</tbody>
</table>

External Serial Clock, Single Cycle Operation

This timing mode uses an external serial clock to shift out the conversion result and CS to monitor and control the state of the conversion cycle (see Figure 6).

The external serial clock mode is selected during the power-up sequence and on each falling edge of CS. In order to enter and remain in the external SCK mode of operation, SCK must be driven LOW both at power up and on each CS falling edge. If SCK is HIGH on the falling edge of CS, the device will switch to the internal SCK mode.

The serial data output pin (SDO) is Hi-Z as long as CS is HIGH. At any time during the conversion cycle, CS may be pulled LOW in order to monitor the state of the converter. While CS is LOW, EOC is output to the SDO pin.

EOC = 1 while a conversion is in progress and EOC = 0 if the conversion is complete and the device is in the sleep state. Independent of CS, the device automatically enters the sleep state once the conversion is complete; however, in order to reduce the power, CS must be HIGH.

When the device is in the sleep state, its conversion result is held in an internal static shift register. The device remains in the sleep state until the first rising edge of SCK is seen while CS is LOW. The input data is then shifted in via the SDI pin on each rising edge of SCK (including the first rising edge). The channel selection and converter configuration mode will be used for the following conversion cycle. If the input channel or converter configuration is changed during this I/O cycle, the new settings take effect on the conversion cycle following the data input/output cycle. The output data is shifted out the SDO pin on each falling edge of SCK. This enables external circuitry to latch the output on the rising edge of SCK. EOC can be latched on the first rising edge of SCK and the last bit of the conversion result can be latched on the 24th rising edge of SCK. On the 24th falling edge of SCK, the device begins a new conversion and SDO goes HIGH (EOC = 1) indicating a conversion is in progress.

At the conclusion of the data cycle, CS may remain LOW and EOC monitored as an end-of-conversion interrupt.
Typically, $\overline{CS}$ remains LOW during the data output/input state. However, the data output state may be aborted by pulling $\overline{CS}$ HIGH any time between the 1st falling edge and the 24th falling edge of SCK (see Figure 7). On the rising edge of $\overline{CS}$, the device aborts the data output state and immediately initiates a new conversion. In order to program a new input channel, 8 SCK clock pulses are required. If the data output sequence is aborted prior to the 8th falling edge of SCK, the new input data is ignored and the previously selected input channel remains valid. If $\overline{CS}$ goes high between the 8th falling edge and the 16th falling edge of SCK, the new channel is still loaded, but the converter configuration remains unchanged. In order to program both the input channel and converter configuration, $\overline{CS}$ must go high after the 16th falling edge of SCK (at this point all data has been shifted into the device).

**External Serial Clock, 3-Wire I/O**

This timing mode uses a 3-wire serial I/O interface. The conversion result is shifted out of the device by an externally generated serial clock (SCK) signal (see Figure 8). $\overline{CS}$ is permanently tied to ground, simplifying the user interface or isolation barrier.

The external serial clock mode is selected at the end of the power-on reset (POR) cycle. The POR cycle is typically concluded 4ms after $V_{CC}$ exceeds 2V. The level applied to SCK at this time determines if SCK is internally generated or externally applied. In order to enter the external SCK mode, SCK must be driven LOW prior to the end of the POR cycle.

Since $\overline{CS}$ is tied LOW, the end-of-conversion (EOC) can be continuously monitored at the SDO pin during the convert and sleep states. EOC may be used as an interrupt to an external controller. $\overline{EOC}$ = 1 while the conversion is in progress and $\overline{EOC}$ = 0 once the conversion is complete.
Figure 7. External Serial Clock, Reduced Output Data Length and Valid Channel Selection

Figure 8. External Serial Clock, 3-Wire Operation (CS = 0)
On the falling edge of EOC, the conversion result is loading into an internal static shift register. The output data can now be shifted out the SDO pin under control of the externally applied SCK signal. Data is updated on the falling edge of SCK. The input data is shifted into the device through the SDI pin on the rising edge of SCK. On the 24th falling edge of SCK, SDO goes HIGH, indicating a new conversion has begun. This data now serves as EOC for the next conversion.

Internal Serial Clock, Single Cycle Operation
This timing mode uses the internal serial clock to shift out the conversion result and CS to monitor and control the state of the conversion cycle (see Figure 9).

In order to select the internal serial clock timing mode, the serial clock pin (SCK) must be floating or pulled HIGH before the conclusion of the POR cycle and prior to each falling edge of CS. An internal weak pull-up resistor is active on the SCK pin during the falling edge of CS; therefore, the internal SCK mode is automatically selected if SCK is not externally driven.

The serial data output pin (SDO) is Hi-Z as long as CS is HIGH. At any time during the conversion cycle, CS may be pulled low in order to monitor the state of the converter. Once CS is pulled LOW, SCK goes LOW and EOC is output to the SDO pin. EOC = 1 while the conversion is in progress and EOC = 0 if the device is in the sleep state.

When testing EOC, if the conversion is complete (EOC = 0), the device will exit sleep state. In order to return to the sleep state and reduce the power consumption, CS must be pulled HIGH before the device pulls SCK HIGH. The device is using its own internal oscillator (F0 is tied LOW), the first rising edge of SCK occurs 12µs (tEOCTEST = 12µs) after the falling edge of CS. If F0 is driven by an external oscillator of frequency fEOSC, then tEOCTEST = 3.6/fEOSC.

If CS remains LOW longer than tEOCTEST, the first rising edge of SCK will occur and the conversion result is shifted out the SDO pin on the falling edge of SCK. The serial input word (SDI) is shifted into the device on the rising edge of SCK.

Figure 9. Internal Serial Clock, Single Cycle Operation
APPLICATIONS INFORMATION

After the 24th rising edge of SCK a new conversion automatically begins. SDO goes HIGH (EOC = 1) and SCK remains HIGH for the duration of the conversion cycle. Once the conversion is complete, the cycle repeats.

Typically, CS remains LOW during the data output state. However, the data output state may be aborted by pulling CS HIGH any time between the 1st rising edge and the 24th falling edge of SCK (see Figure 10). On the rising edge of CS, the device aborts the data output state and immediately initiates a new conversion. In order to program a new input channel, 8 SCK clock pulses are required. If the data output sequence is aborted prior to the 8th falling edge of SCK, the new input data is ignored and the previously selected input channel remains valid. If the rising edge of CS occurs after the 8th falling edge of SCK, the new input channel is loaded and valid for the next conversion cycle. If CS goes high between the 8th falling edge and the 16th falling edge of SCK, the new channel is still loaded, but the converter configuration remains unchanged. In order to program both the input channel and converter configuration, CS must go high after the 16th falling edge of SCK (at this point all data has been shifted into the device).

Internal Serial Clock, 3-Wire I/O, Continuous Conversion.

This timing mode uses a 3-wire interface. The conversion result is shifted out of the device by an internally generated serial clock (SCK) signal (see Figure 11). In this case, CS is permanently tied to ground, simplifying the user interface or transmission over an isolation barrier.

The internal serial clock mode is selected at the end of the power-on reset (POR) cycle. The POR cycle is concluded approximately 4ms after VCC exceeds 2V. An internal weak pull-up is active during the POR cycle; therefore, the internal serial clock timing mode is automatically selected if SCK is floating or driven HIGH.

Figure 10. Internal Serial Clock, Reduced Data Output Length with Valid Channel and Configuration Selection
During the conversion, the SCK and the serial data output pin (SDO) are HIGH (EOC = 1). Once the conversion is complete, SCK and SDO go LOW (EOC = 0) indicating the conversion has finished and the device has entered the sleep state. The device remains in the sleep state a minimum amount of time (1/2 the internal SCK period) then immediately begins outputting and inputting data. The input data is shifted through the SDI pin on the rising edge of SCK (including the first rising edge) and the output data is shifted out the SDO pin on the falling edge of SCK. The data input/output cycle is concluded and a new conversion automatically begins after the 24th rising edge of SCK. During the next conversion, SCK and SDO remain HIGH until the conversion is complete.

**The Use of a 10k Pull-Up on SCK for Internal SCK Selection**

If CS is pulled HIGH while the converter is driving SCK LOW, the internal pull-up is not available to restore SCK to a logic HIGH state if SCK is floating. This will cause the device to exit the internal SCK mode on the next falling edge of CS. This can be avoided by adding an external 10k pull-up resistor to the SCK pin.

Whenever SCK is LOW, the LTC2494's internal pull-up at SCK is disabled. Normally, SCK is not externally driven if the device is operating in the internal SCK timing mode. However, certain applications may require an external driver on SCK. If the driver goes Hi-Z after outputting a LOW signal, the internal pull-up is disabled. An external 10k pull-up resistor prevents the device from exiting the internal SCK mode under this condition.

A similar situation may occur during the sleep state when CS is pulsed HIGH-LOW-HIGH in order to test the conversion status. If the device is in the sleep state (EOC = 0), SCK will go LOW. If CS goes HIGH before the time tEOCtest- the internal pull-up is activated. If SCK is heavily loaded, the internal pull-up may not restore SCK to a HIGH state before the next falling edge of CS. The external 10k pull-up resistor prevents the device from exiting the internal SCK mode under this condition.
APPLICATIONS INFORMATION

PRESERVING THE CONVERTER ACCURACY

The LTC2494 is designed to reduce as much as possible sensitivity to device decoupling, PCB layout, anti-aliasing circuits, line frequency perturbations, and temperature sensitivity. In order to achieve maximum performance a few simple precautions should be observed.

Digital Signal Levels

The LTC2494's digital interface is easy to use. Its digital inputs SDI, F0, CS, and SCK (in external serial clock mode) accept standard CMOS logic levels. Internal hysteresis circuits can tolerate edge transition times as slow as 100µs.

The digital input signal range is 0.5V to VCC – 0.5V. During transitions, the CMOS input circuits draw dynamic current. For optimal performance, application of signals to the serial data interface should be reserved for the sleep and data output periods.

During the conversion period, overshoot and undershoot of fast digital signals applied to both the serial digital interface and the external oscillator pin (F0) may degrade the converter performance. Undershoot and overshoot occur due to impedance mismatch of the circuit board trace at the converter pin when the transition time of an external control signal is less than twice the propagation delay from the driver to the input pin. For reference, on a regular FR-4 board, the propagation delay is approximately 183ps/inch. In order to prevent overshoot, a driver with a 1ns transition time must be connected to the converter through a trace shorter than 2.5 inches. This becomes difficult when shared control lines are used and multiple reflections occur.

Parallel termination near the input pin of the LTC2494 will eliminate this problem, but will increase the driver power dissipation. A series resistor from 27Ω to 54Ω (depending on the trace impedance and connection) placed near the driver will also eliminate over/under shoot without additional driver power dissipation.

For many applications, the serial interface pins (SCK, SDI, CS, F0) remain static during the conversion cycle and no degradation occurs. On the other hand, if an external oscillator is used (F0 driven externally) it is active during the conversion cycle. Moreover, the digital filter rejection is minimal at the clock rate applied to F0. Care must be taken to ensure external inputs and reference lines do not cross this signal or run near it. These issues are avoided when using the internal oscillator.

Driving the Input and Reference

The input and reference pins of the LTC2494 are connected directly to a switched capacitor network. Depending on the relationship between the differential input voltage and the differential reference voltage, these capacitors are switched between these four pins. Each time a capacitor is switched between two of these pins, a small amount of charge is transferred. A simplified equivalent circuit is shown in Figure 12.

When using the LTC2494’s internal oscillator, the input capacitor array is switched at 123kHz. The effect of the charge transfer depends on the circuitry driving the input/reference pins. If the total external RC time constant is less then 580ns the errors introduced by the sampling process are negligible since complete settling occurs. Typically, the reference inputs are driven from a low impedance source. In this case, complete settling occurs even with large external bypass capacitors. The inputs (CH0 to CH15, COM), on the other hand, are typically driven from larger source resistances. Source resistances up to 10k may interface directly to the LTC2494 and settle completely; however, the addition of external capacitors at the input terminals in order to filter unwanted noise (anti-aliasing) results in incomplete settling.

The LTC2494 offers two methods of removing these errors. The first is automatic differential input current cancellation (Easy Drive) and the second is the insertion of buffer between the MUXOUT and ADCIN pins, thus isolating the input switching from the source resistance.

Automatic Differential Input Current Cancellation

In applications where the sensor output impedance is low (up to 10kΩ with no external bypass capacitor or up to 500Ω with 0.001µF bypass), complete settling of the input occurs. In this case, no errors are introduced and direct digitization is possible.
For many applications, the sensor output impedance combined with external input bypass capacitors produces RC time constants much greater than the 580ns required for 1ppm accuracy. For example, a 10k bridge driving a 0.1µF capacitor has a time constant an order of magnitude greater than the required maximum.

The LTC2494 uses a proprietary switching algorithm that forces the average differential input current to zero independent of external settling errors. This allows direct digitization of high impedance sensors without the need of buffers.

The switching algorithm forces the average input current on the positive input (I_{IN^+}) to be equal to the average input current in the negative input (I_{IN^-}). Over the complete conversion cycle, the average input current (I_{IN^+} - I_{IN^-}) is zero. While the differential input current is zero, the common mode input current (I_{IN^+} + I_{IN^-})/2 is proportional to the difference between the common mode input voltage (V_{IN(CM)}) and the common mode reference voltage (V_{REF(CM)}).

In applications where the input common mode voltage is equal to the reference common mode voltage, as in the case of a balanced bridge, both the differential and common mode input current are zero. The accuracy of the converter is not compromised by settling errors.

In applications where the input common mode voltage is constant but different from the reference common mode voltage, the differential input current remains zero while the common mode input current is proportional to the difference between V_{IN(CM)} and V_{REF(CM)}. For a reference common mode voltage of 2.5V and an input common mode of 1.5V, the common mode input current is approximately 0.74µA (in simultaneous 50Hz/60Hz rejection mode). This common mode input current does not degrade the accuracy if the source impedances tied to IN^+ and IN^- are matched. Mismatches in source impedance lead to a fixed offset error but do not effect the linearity or full scale reading. A 1% mismatch in a 1k source resistance leads to a 74µV shift in offset voltage.

In applications where the common mode input voltage varies as a function of the input signal level (single ended type sensors), the common mode input current varies proportionally with input voltage. For the case of balanced input impedances, the common mode input current effects are rejected by the large CMRR of the LTC2494, leading to little degradation in accuracy. Mismatches in source
APPLICATIONS INFORMATION

impedances lead to gain errors proportional to the difference between the common mode input and common mode reference. 1% mismatches in 1k source resistances lead to gain errors on the order of 15ppm. Based on the stability of the internal sampling capacitors and the accuracy of the internal oscillator, a one-time calibration will remove this error.

In addition to the input sampling current, the input ESD protection diodes have a temperature dependent leakage current. This current, nominally 1nA (±10nA Max) results in a small offset shift. A 1k source resistance will create a 1µV typical and a 10µV maximum offset voltage.

Automatic Offset Calibration of External Buffers/Amplifiers

In addition to the Easy Drive input current cancellation, the LTC2494 enables an external amplifier to be inserted between the multiplexer output and the ADC input (see Figure 13). This is useful in applications where balanced source impedances are not possible. One pair of external buffers/amplifiers can be shared between all 17 analog inputs. The LTC2494 performs an internal offset calibration every conversion cycle in order to remove the offset and drift of the ADC. This calibration is performed through a combination of front end switching and digital processing. Since the external amplifier is placed between the multiplexer and the ADC, it is inside this correction loop. This results in automatic offset correction and offset drift removal of the external amplifier.

The LTC6078 is an excellent amplifier for this function. It operates with supply voltages as low as 2.7V and its noise level is 18nV/√Hz. The Easy Drive input technology of the LTC2494 enables an RC network to be added directly to the output of the LTC6078. The capacitor reduces the magnitude of the current spikes seen at the input to the ADC and the resistor isolates the capacitor load from the op-amp output enabling stable operation.

Reference Current

Similar to the analog inputs, the LTC2494 samples the differential reference pins (REF+ and REF−) transferring small amounts of charge to and from these pins, thus producing a dynamic reference current. If incomplete settling occurs (as a function the reference source resistance and reference bypass capacitance) linearity and gain errors are introduced.

For relatively small values of external reference capacitance (CREF < 1nF), the voltage on the sampling capacitor settles for reference impedances of many kΩ (if CREF = 100pF up to 10k will not degrade the performance) (see Figures 14, 15).

Figure 13. External Buffers Provide High Impedance Inputs and Amplifier Offsets are Automatically Cancelled.
In cases where large bypass capacitors are required on the reference inputs ($C_{REF} > 0.01 \mu F$) full-scale and linearity errors are proportional to the value of the reference resistance. Every ohm of reference resistance produces a full-scale error of approximately 0.5ppm (while operating in simultaneous 50Hz/60Hz mode)(see Figures 16 and 17). If the input common mode voltage is equal to the reference common mode voltage, a linearity error of approximately 0.67ppm per 100Ω of reference resistance results (see Figure 18). In applications where the input and reference common mode voltages are different, the errors increase. A 1V difference in between common mode input and common mode reference results in a 6.7ppm INL error for every 100Ω of reference resistance.

**Figure 14.** +FS Error vs $R_{SOURCE}$ at $V_{REF}$ (Small $C_{REF}$)

**Figure 15.** –FS Error vs $R_{SOURCE}$ at $V_{REF}$ (Small $C_{REF}$)

**Figure 16.** +FS Error vs $R_{SOURCE}$ at $V_{REF}$ (Large $C_{REF}$)

**Figure 17.** –FS Error vs $R_{SOURCE}$ at $V_{REF}$ (Large $C_{REF}$)

**Figure 18.** INL vs Differential Input Voltage and Reference Source Resistance for $C_{REF} > 1 \mu F$
APPLICATIONS INFORMATION

In addition to the reference sampling charge, the reference ESD projection diodes have a temperature dependent leakage current. This leakage current, nominally 1nA (±10nA max) results in a small gain error. A 100Ω reference resistance will create a 0.5µV full scale error.

Normal Mode Rejection and Anti-aliasing

One of the advantages delta-sigma ADCs offer over conventional ADCs is on-chip digital filtering. Combined with a large oversample ratio, the LTC2494 significantly simplifies anti-aliasing filter requirements. Additionally, the input current cancellation feature allows external low pass filtering without degrading the DC performance of the device.

The SINC⁴ digital filter provides excellent normal mode rejection at all frequencies except DC and integer multiples of the modulator sampling frequency (f_S) (see Figures 19 and 20). The modulator sampling frequency is f_S = 15,360Hz while operating with its internal oscillator and f_S = F_EOSC/20 when operating with an external oscillator of frequency F_EOSC.

When using the internal oscillator, the LTC2494 is designed to reject line frequencies. As shown in Figure 21, rejection nulls occur at multiples of frequency f_N, where f_N is determined by the input control bits FA and FB (f_N = 50Hz or 60Hz or 55Hz for simultaneous rejection). Multiples of the modulator sampling rate (f_S = f_N • 256) only reject noise to 15dB (see Figure 22), if noise sources are present at these frequencies anti-aliasing will reduce their effects.

Figure 19. Input Normal Mode Rejection, Internal Oscillator and 50Hz Rejection Mode

Figure 20. Input Normal Mode Rejection, Internal Oscillator and 60Hz Rejection Mode

Figure 21. Input Normal Mode Rejection at DC

Figure 22. Input Normal Mode Rejection at f_S = 256 • f_N
The user can expect to achieve this level of performance using the internal oscillator, as shown in Figures 23, 24, and 25. Measured values of normal mode rejection are shown superimposed over the theoretical values in all three rejection modes.

Traditional high order delta-sigma modulators suffer from potential instabilities at large input signal levels. The proprietary architecture used for the LTC2494 third order modulator resolves this problem and guarantees stability with input signals 150% of full-scale. In many industrial applications, it is not uncommon to have microvolt level signals superimposed over unwanted volt level error sources with several volts of peak-to-peak noise. Figures 26 and 27 show measurement results for the rejection of a 7.5V peak-to-peak noise source (150% of full scale) applied to the LTC2494. From these curves, it is shown that the rejection performance is maintained even in extremely noisy environments.

Using the 2x speed mode of the LTC2494 alters the rejection characteristics around DC and multiples of \( f_s \). The device bypasses the offset calibration in order to increase the output rate. The resulting rejection plots are shown in Figures 28 and 29. 1x type frequency rejection can be achieved using the 2x mode by performing a running average of the conversion results (see Figure 30).

**Output Data Rate**

When using its internal oscillator, the LTC2494 produces up to 15 samples per second (sps) with a notch frequency of 60Hz. The actual output data rate depends upon the length of the sleep and data output cycles which are controlled by the user and can be made insignificantly short. When operating with an external conversion clock \( (F_O \text{ connected to an external oscillator}) \), the LTC2494 output data rate can be increased. The duration of the conversion cycle is \( 41036 / f \text{EOSC} \). If \( f \text{EOSC} = 307.2kHz \), the converter behaves as if the internal oscillator is used.

An increase in \( f \text{EOSC} \) over the nominal 307.2kHz will translate into a proportional increase in the maximum output data rate (up to a maximum of 100sps). The increase in output rate leads to degradation in offset, full-scale error, and effective resolution as well as a shift in frequency rejection. When using the integrated temperature sensor, the internal oscillator should be used \( (F_O = 0) \) or an external oscillator applied to \( F_O \), \( f \text{EOSC} \) should be set to 307.2kHz Max.

A change in \( f \text{EOSC} \) results in a proportional change in the internal notch position. This leads to reduced differential mode rejection of line frequencies. The common mode
rejection of line frequencies remains unchanged, thus fully
differential input signals with a high degree of symmetry
on both the IN+ and IN– pins will continue to reject line
frequency noise.

An increase in fEOSC also increases the effective dynamic
input and reference current. External RC networks will
continue to have zero differential input current, but the
time required for complete settling (580ns for fEOSC =
307.2kHz) is reduced, proportionally.

Once the external oscillator frequency is increased above
1MHz (a more than 3x increase in output rate) the effective-
ness of internal auto calibration circuits begins to degrade.
This results in larger offset errors, full scale errors, and
decreased resolution (see Figures 31 to 38).
PACKAGE DESCRIPTION

UHF Package
38-Lead Plastic QFN (5mm × 7mm)
(Reference LTC DWG # 05-08-1701)

NOTE:
1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE M0-220 VARIATION WHKD
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHAD E AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

PACKAGE OUTLINE

RECOMMENDED SOLDER PAD LAYOUT

PIN 1
TOP MARK
(SEE NOTE 6)

0.75 ± 0.05
(2 SIDES)

5.50 ± 0.05
(2 SIDES)

4.10 ± 0.05
(2 SIDES)

3.15 ± 0.05
(2 SIDES)

0.25 ± 0.05
0.50 BSC

5.15 ± 0.05
(2 SIDES)

6.10 ± 0.05
(2 SIDES)

7.50 ± 0.05
(2 SIDES)

R = 0.115
TYP

0.35 × 45° CHAMFER

PIN 1 NOTCH

0.40 ± 0.10
(2 SIDES)

5.00 ± 0.10
(2 SIDES)

7.00 ± 0.10
(2 SIDES)

0.75 ± 0.05
(2 SIDES)

0.25 ± 0.05
0.50 BSC

0.40 ± 0.10
(2 SIDES)

3.15 ± 0.10
(2 SIDES)

37 38

3.00 ± 0.05
(2 SIDES)

5.15 ± 0.10
(2 SIDES)

4.10 ± 0.05
(2 SIDES)

5.10 ± 0.05
(2 SIDES)

6.10 ± 0.05
(2 SIDES)

7.50 ± 0.05
(2 SIDES)

R = 0.30 TYP OR

0.35 × 45° CHAMFER

PIN 1 NOTCH

NOTE:
1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE M0-220 VARIATION WHKD
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
## TYPICAL APPLICATION

External Buffers Provide High Impedance Inputs and Amplifier Offsets are Automatically Cancelled.

![Typical Application Diagram](image)

---

## RELATED PARTS

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>DESCRIPTION</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LT1236A-5</td>
<td>Precision Bandgap Reference, 5V</td>
<td>0.05% Max Initial Accuracy, 5ppm/°C Drift</td>
</tr>
<tr>
<td>LT1460</td>
<td>Micropower Series Reference</td>
<td>0.075% Max Initial Accuracy, 10ppm/°C Max Drift</td>
</tr>
<tr>
<td>LT1790</td>
<td>Micropower SOT-23 Low Dropout Reference Family</td>
<td>0.05% Max Initial Accuracy, 10ppm/°C Max Drift</td>
</tr>
<tr>
<td>LTC2400</td>
<td>24-Bit, No Latency ΔΣ ADC in SO-8</td>
<td>0.3ppm Noise, 4ppm INL, 10ppm Total Unadjusted Error, 200µA</td>
</tr>
<tr>
<td>LTC2410</td>
<td>24-Bit, No Latency ΔΣ ADC with Differential Inputs</td>
<td>0.8µVRMS Noise, 2ppm INL</td>
</tr>
<tr>
<td>LTC2413</td>
<td>24-Bit, No Latency ΔΣ ADC with Differential Inputs</td>
<td>Simultaneous 50Hz/60Hz Rejection, 800nVRMS Noise</td>
</tr>
<tr>
<td>LTC2415/LTC2415-1</td>
<td>24-Bit, No Latency ΔΣ ADCs with 15Hz Output Rate</td>
<td>Pin Compatible with the LTC2410</td>
</tr>
<tr>
<td>LTC2414/LTC2418</td>
<td>8-/16-Channel 24-Bit, No Latency ΔΣ ADCs</td>
<td>0.2ppm Noise, 2ppm INL, 3ppm Total Unadjusted Errors 200µA</td>
</tr>
<tr>
<td>LTC2440</td>
<td>High Speed, Low Noise 24-Bit ΔΣ ADC</td>
<td>3.5kHz Output Rate, 200nV Noise, 24.6 ENOBs</td>
</tr>
<tr>
<td>LTC2480</td>
<td>16-Bit ΔΣ ADC with Easy Drive Inputs, 600nV Noise, Programmable Gain, and Temperature Sensor</td>
<td>Pin Compatible with LTC2482/LTC2484</td>
</tr>
<tr>
<td>LTC2481</td>
<td>16-Bit ΔΣ ADC with Easy Drive Inputs, 600nV Noise, I²C Interface, Programmable Gain, and Temperature Sensor</td>
<td>Pin Compatible with LTC2483/LTC2485</td>
</tr>
<tr>
<td>LTC2482</td>
<td>16-Bit ΔΣ ADC with Easy Drive Inputs</td>
<td>Pin Compatible with LTC2480/LTC2484</td>
</tr>
<tr>
<td>LTC2483</td>
<td>16-Bit ΔΣ ADC with Easy Drive Inputs, and I²C Interface</td>
<td>Pin Compatible with LTC2481/LTC2485</td>
</tr>
<tr>
<td>LTC2484</td>
<td>24-Bit ΔΣ ADC with Easy Drive Inputs</td>
<td>Pin Compatible with LTC2480/LTC2482</td>
</tr>
<tr>
<td>LTC2485</td>
<td>24-Bit ΔΣ ADC with Easy Drive Inputs, I²C Interface, and Temperature Sensor</td>
<td>Pin Compatible with LTC2481/LTC2483</td>
</tr>
<tr>
<td>LTC2486</td>
<td>16-Bit 2-/4-Channel ΔΣ ADC with PGA and Temperature Sensor</td>
<td>Pin Compatible with LTC2492/LTC2488</td>
</tr>
<tr>
<td>LTC2496</td>
<td>16-Bit 8-/16-Channel ΔΣ ADC with Easy Drive Input Current Cancellation</td>
<td>Pin Compatible with LTC2494/LTC2449/LTC2498</td>
</tr>
<tr>
<td>LTC2498</td>
<td>24-Bit ΔΣ ADC with SPI Interface and Temperature Sensor</td>
<td>Pin Compatible with LTC2494/LTC2496/LTC2449</td>
</tr>
</tbody>
</table>